# CS & IT ENGINEERING

COMPUTER ORGANIZATION
AND ARCHITECTURE

**Cache Organization** 



Lecture No.- 04

### **Recap of Previous Lecture**









### **Topics to be Covered**









=> when CPU accesses (ache => system buses not used (on-chip)

3-11 \_\_\_\_\_ main mem. => \_\_\_11 \_\_\_ are Used

### GATE- PYQ 2014



#Q. The memory access time is 1 nanosecond for a read operation with a hit in cache, 5 nanoseconds for a read operation with a miss in cache, 2 nanoseconds for a write operation with a hit in cache and 10 nanoseconds for a write operation with a miss in cache. Execution of a sequence of instructions involves 100 instruction fetch operations; 60 memory operand read operations and 40 memory operand write operations. The cache hitratio is 0.9. The average memory access time (in nanoseconds) in executing the sequence of instructions is?

the sequence of instructions is?

Tang read = 
$$0.9 * 1 + 0.1 * 5 = 1.495$$
 |  $10.06$  mem. read operations =  $100 + 60 = 160$ 

Tang write =  $0.9 * 2 + 0.1 * 10 = 2.895$  |  $-11$  — write —  $11$  — =  $40$ 

Total =  $200$ 

1. of read = 
$$\frac{160}{200} = 0.8$$
  
1. of write =  $\frac{40}{200} = 0.2$ 

$$T_{avg} = 0.8 * 1.4 + 0.2 * 2.8$$

$$= 1.68 \text{ ns} \quad \text{Ans}.$$



- #Q. Size of data sent to main memory from CPU:
- For write hit, when a write through cache is used? -> 1 byte or 1 word'
- For write miss, when a write through cache is used? > 1 data item size
- For write hit, when a write back cache is used? => nothing
- For write miss, when a write back cache is used? ⇒ nothing write allocate





- #Q. Size of data sent from main memory to cache:
- For write hit, when a write through cache is used? => nothing
- For write miss, when a write through cache is used? => nothing
- For write hit, when a write back cache is used? -> nothing
- For write miss, when a write back cache is used? => 1 block

#### [NAT]



#Q. Consider a system with average cycles per instruction (CPI) is <u>5</u> (without any operand access from memory). Consider the average memory access time is 8 cycles and 30% instructions only need 1 memory access for operand then the average CPI is \_\_\_\_\_\_?

$$CPIang = 0.7 *5 + 0.3 * (5+8)$$
  
= 7.4

## CPI avg = 6 (
$$\omega$$
/o any mem. operand access)

1 Mem access = 3 cycles

$$CPI_{avg} = 6 + (0.15 * 3) + (0.1 * 2 * 3)$$

$$= \frac{7.05}{4} \text{ Ans}.$$

$$= (0.75 * 6) + 0.15 * 9 + 0.1 * 12$$

$$= 7.05$$



#### **Topic: Cache Mapping**



=> CPU always generates m.m. address.



-> when a block of mm is copied to cache then a pattern is used to copy this block on to a specific location in cache. so that while searching in Gache using mm address, this pattern help to find that specific locat" where this block Can be present.

The pattern is called as cache mapping. Transformat of mm data into cache is known as cache mapping.







- Direct Mapping
- Set Associative Mapping
- **Fully Associative Mapping**



Blocks in cache

- | |= 9 (0-9)
- Blocks in Main memory = (00-99)







| Cache  | 0  | 1  | 2          | 3  | 4   | 5  | 6  | 7  | 8             | 9              |
|--------|----|----|------------|----|-----|----|----|----|---------------|----------------|
|        |    |    | lock<br>52 |    |     |    | 1  | /1 | 36ck<br>20.48 |                |
| Main   | 00 | 01 | 02         | 03 | 04  | 05 | 06 | 07 | 08            | 09 Competitors |
| Memory | 10 | 11 | 12         | 13 | 14  | 15 | 16 | 17 | 18            | 19             |
|        | 20 | 21 | 22         | 23 | 24  | 25 | 26 | 27 | 28            | 29             |
|        | 30 | 31 | 32         | 33 | 34  | 35 | 36 | 37 | 38            | 39             |
|        | :  | :  | (52)       |    | : - | :  | :  | :  | :             |                |
|        | 90 | 91 | 92         | 93 | 94  | 95 | 96 | 97 | 98            | 99             |





|             | n o. |
|-------------|------|
| 34 % 10 = 4 |      |
| 62 / 10 = 2 |      |
| 95%10 = 5   |      |





| CPU Request<br>(MM block) | Mapping<br>(CM block no.)                                                  | Hit /Miss | Comments                                               |
|---------------------------|----------------------------------------------------------------------------|-----------|--------------------------------------------------------|
| 52                        | 52%10 = 2<br>check block 2 in<br>Cache & no any block<br>is present there. | Mi55      | Bring block no. 52 of mm into Cache at block no. 2.    |
| 48                        | check block 8 in cache & no any block is present there.                    | Miss      | Bring block no. 48 of mm into<br>Cache at block no. 48 |





| CPU Request<br>(MM block) | Mapping<br>(CM block no.)                                                                | Hit /Miss | Comments                                                                        |
|---------------------------|------------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------|
| 52<br>(again)             | 52% 10 = 2<br>check block 2 in<br>Cache and block 52<br>of mm is present there           |           | CPU reads content from cache                                                    |
| 92                        | 92% 10 = 2<br>check block 2 in<br>cache; and block 52<br>of mm is present then<br>not 92 |           | Bring block 92 of mm into cache at block 2 of cm; by replacing mm block no. 52. |





There is competit's blow 10 blocks here in our example to reside one cm block.

but which mm block among all competitors is present in Cache currently is identified using "Tag".

MM block no.

ex:-



#### 2 mins Summary



Topic Cache Mapping

Topic Direct Mapping

Topic Tag

Topic Tag Directory





## Happy Learning

THANK - YOU